期刊文献+

A Novel 4/5 Prescaler with Automatic Power Down

一种具有自适应节能的新型4/5高速双模预分频器(英文)
在线阅读 下载PDF
导出
摘要 An "automatic power down" method is introduced to design a 4/5 prescaler,with the characteristic of making one of its D-flip-flops power down when it operates in divide-by-4 mode. Implemented with the TSMC 0.25vm mixed-sig- nal CMOS process,the 4/5 MOS current mode logic prescaler is designed with this automatic power down technique. The simulation results show that the new 4/5 prescaler is immune to the "wake-up" issue and thereby retains the same maxi- mum operating frequency as the conventional prescaler. An integer-N divider with this proposed prescaler and with the di- vision ratio 66/67 is manufactured,and it is estimated to save more than 20% of the power compared with the conventional 4/5 prescaler. 首次提出一种自适应节能方法用于设计4/5高速双模预分频器,它的特点是工作在除4模式时,其中一个D类触发器处于休眠状态.使用台积电混合信号0.25μm CMOS工艺,采用这一自适应节能的设计方法,设计了一个具有源极耦合结构的4/5高速双模预分频器.仿真结果证明,这一新型4/5高速双模预分频器不受休眠到工作转换状态的影响,最高工作频率保持不变.同时,流片结果表明,当这一新型高速预分频器用于实现66/67分频时,可节省高达20%以上的功耗.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第8期1449-1452,共4页 半导体学报(英文版)
基金 国家高技术研究发展计划资助项目(批准号:SQ2007AA01Z238433)~~
关键词 MCML prescaler automatic power down frequency synthesizer MCML预分频器 自适应节能 频率合成器
  • 相关文献

参考文献8

二级参考文献16

  • 1Chi Baoyong,Shi Bingxue.A novel CMOS dual modulus prescaler based on new optimized structure and dynamic circuit technique.Chinese Journal of Semiconductors,2002,23:357.?A?A?A
  • 2Huang C M,Floyd B A,Park N,et al.Fully intergrated5.35GHz CMOS VCOs and prescalers.IEEE Trans Microw Theory Tech,2001,49(1):17.
  • 3Yang C Y,Dehng G K,Hsu J M,et al.New dynamic flip-flips for high-speed dual-modulus prescaler.IEEE J Solid-State Circuits,1998,33(10):1568.
  • 4Lam C,Razavi B.A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-μm CMOS technology.IEEE J Solid-State Circuits,2000,35(5):788.
  • 5Ajjikuttira A B,Chan W L,Lian Y.A 5.5GHz prescaler in 0.18/spl mu/m CMOS technology.2002 IEEE Asia-Pacific Conference on ASIC,2002:69.
  • 6Krishnapura N,Kinget P R.A 5.3GHz programmable divider for HiperLAN in 0.25μm CMOS.IEEE J Solid-State Circuits,2000,35(7):1019
  • 7Lehmann T,Cassia M.1V power supply CMOS cascode amplifier. IEEE J Solid-State Circuits,2001,36(7):1082
  • 8Kurisu M,Uermura G,Ohuchi M.A Si bipolar 28-GHz dynamic frequency divider.IEEE J Solid-State Circuits,1992,27(12):1799
  • 9Lao Zhihao,Bronner W,Thiede A.35GHz staic and 48GHz dynamic frequency divider IC's using 0.2μm AlGaAs/GaAs-HEMTs.IEEE J Solid-State Circuits,1997,32(10):1556
  • 10Razavi B,Lee K F,Yan R H.A 13.4GHz CMOS frequency divider.1994 IEEE International Solid-State Circuit Conference,1994:176

共引文献20

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部