期刊文献+

A 4 GHz 32 bit direct digital frequency synthesizer based on a novel architecture

A 4 GHz 32 bit direct digital frequency synthesizer based on a novel architecture
原文传递
导出
摘要 This paper presents a novel direct digital frequency synthesizer (DDFS) architecture based on nonlinear DAC coarse quantization and the ROM-based piecewise approximation method, which has the advantages of high speed, low power and low hardware resources. By subdividing the sinusoid into a collection of phase segments, the same initial value of each segment is realized by a nonlinear DAC. The ROM is decomposed with a coarse ROM and fine ROM using the piecewise approximation method. Then, the coarse ROM stores the offsets between the initial value of the common segment and the initial value of each line in the same segment. Meanwhile, the fine ROM stores the differences between the line values and the initial value of each line. A ROM compression ratio of 32 can be achieved in the case of 11 bit phase and 9 bit amplitude. Based on the above method, a prototype chip was fabricated using 1.4 #m GaAs HBT technology. The measurement shows an average spurious-free dynamic range (SFDR) of 45 dBc, with the worst SFDR only 40.07 dBc at a 4.0 GHz clock. The chip area is 4.6 × 3.7 mm2 and it consumes 7 W from a --4.9 V power supply. This paper presents a novel direct digital frequency synthesizer (DDFS) architecture based on nonlinear DAC coarse quantization and the ROM-based piecewise approximation method, which has the advantages of high speed, low power and low hardware resources. By subdividing the sinusoid into a collection of phase segments, the same initial value of each segment is realized by a nonlinear DAC. The ROM is decomposed with a coarse ROM and fine ROM using the piecewise approximation method. Then, the coarse ROM stores the offsets between the initial value of the common segment and the initial value of each line in the same segment. Meanwhile, the fine ROM stores the differences between the line values and the initial value of each line. A ROM compression ratio of 32 can be achieved in the case of 11 bit phase and 9 bit amplitude. Based on the above method, a prototype chip was fabricated using 1.4 #m GaAs HBT technology. The measurement shows an average spurious-free dynamic range (SFDR) of 45 dBc, with the worst SFDR only 40.07 dBc at a 4.0 GHz clock. The chip area is 4.6 × 3.7 mm2 and it consumes 7 W from a --4.9 V power supply.
出处 《Journal of Semiconductors》 EI CAS CSCD 2013年第11期136-141,共6页 半导体学报(英文版)
基金 supported by the National Basic Research Program of China(No.2010CB327505)
关键词 direct digital frequency synthesis read-only memory digital-to-analog converter gallium arsenide heterojunction bipolar transistor direct digital frequency synthesis read-only memory digital-to-analog converter gallium arsenide heterojunction bipolar transistor
  • 相关文献

参考文献1

二级参考文献10

  • 1Massimo Alioto,Gaetano Palumbo.CML and ECL:Optimized Design and Comparison[].IEEE Transactions on Circuits and Systems—I: Fundamental Theory and Applications.1999
  • 2Stephane Thuries,Eric Tournier,Andreiqa Cathelin,etal.A 6-GHz Low-Power BiCMOS SiGe:C 0.25 um Direct Digital Syn-thesizer[].IEEE Microwave and Wireness Components Letters.2008
  • 3A. G. M. Strollo,D. De Caro,N. Petra.A 630 MHz, 76 mW Direct Digital Frequency Synthesizer Using Enhanced ROM Compression Technique[].IEEE Journal of Solid State Circuits.2007
  • 4Yong Sin Kim,Sung-Mo Kang.A High Speed Low-Power Accumulator for Direct Digital Frequency Synthesizer[].Digest IEEE MTT S International Microwave Symposium.2006
  • 5Steven Eugene Turner,Richard B Elder,Douglas S. Jansen,David E. Kotecki.4-Bit Adder-Accumulator at 41-GHz Clock Frequency in InP DHBT Technology[].IEEE Microwave and Wireless Components Letters.2005
  • 6Bhansali P,Hosseini K,Kennedy M P.Performance analysis of low power high speed pipelined adders for digital modulators[].Electronics Letters.2006
  • 7Yeoh H C,Jung J H,Jung Y H,et al.A 1.3-GHz 350-mW hybrid direct digital frequency synthesizer in 90-nm CMOS[].IEEE Journal of Solid State Circuits.2010
  • 8Rodwell M J W,Urteaga M,Betser Y,et al.Scaling of InGaAs/ InAlAs HBTs for high speed mixed-signal and mm-wave ICs[].Int J High Speed Electron Syst.2001
  • 9Bogatin E.Signal Integrity: Simplified[]..2007
  • 10Lu F,Samueli H,Yuan J,et al.A 700-MHz 24-b pipelined accumulator in 1.2- m CMOS for application as a numerically controlled oscillator[].IEEE Journal of Solid State Circuits.1993

共引文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部