期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Analysis and Design of a ΔΣ Modulator for Fractional-N Frequency Synthesis
1
作者 张伟超 许俊 +1 位作者 郑增钰 任俊彦 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2006年第1期41-46,共6页
This paper presents the design considerations and implementation of a novel topology digital multistage-noise-shaping (MASH) delta-sigma modulator suitable for fractional-N phase-locked-loop (PLL) frequency synthe... This paper presents the design considerations and implementation of a novel topology digital multistage-noise-shaping (MASH) delta-sigma modulator suitable for fractional-N phase-locked-loop (PLL) frequency synthesis. In an effort to reduce the complexity and dissipation,a pipeline technique has been used, and the proposed carry save tree (CST) algorithm optimizes the multi-input adder structure. The circuit has been verified through Matlab simulation, ASIC implementation, and FPGA experiment, which exhibits high performance and potential for a gigahertz range,low-power monolithic CMOS frequency synthesizer. 展开更多
关键词 △∑ modulator fractional-N frequency synthesis MASH architecture
在线阅读 下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部